## Digitally Controlled Potentiometer (XDCP ${ }^{\text {TM }}$ )

The Intersil X9315 is a digitally controlled potentiometer (XDCP). The device consists of a resistor array, wiper switches, a control section, and nonvolatile memory. The wiper position is controlled by a 3-wire interface.

The potentiometer is implemented by a resistor array composed of 31 resistive elements and a wiper switching network. Between each element and at either end are tap points accessible to the wiper terminal. The position of the wiper element is controlled by the $\overline{\mathrm{CS}}, \mathrm{U} / \overline{\mathrm{D}}$, and $\overline{\mathrm{INC}}$ inputs. The position of the wiper can be stored in nonvolatile memory and then be recalled upon a subsequent power-up operation.

The device can be used as a three-terminal potentiometer or as a two-terminal variable resistor in a wide variety of applications including:

- Control
- Parameter Adjustments
- Signal Processing


## Features

- Solid-state potentiometer
- 3-wire serial interface
- 32 wiper tap points
- Wiper position stored in nonvolatile memory and recalled on power-up
- 31 resistive elements
- Temperature compensated
- End to end resistance range $\pm 20 \%$
- Terminal voltage, 0 to $\mathrm{V}_{\mathrm{CC}}$
- Low power CMOS
- $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ or 5 V
- Active current, $50 / 400 \mu \mathrm{~A}$ max.
- Standby current, $1 \mu \mathrm{~A}$ max.
- High reliability
- Endurance, 100,000 data changes per bit
- Register data retention, 100 years
- $\mathrm{R}_{\text {TOTAL }}$ values $=10 \mathrm{k} \Omega, 50 \mathrm{k} \Omega, 100 \mathrm{k} \Omega$
- Packages
- 8 Ld SOIC, MSOP and PDIP
- Pb-free plus anneal available (RoHS compliant)


## Block Diagram



Detailed

## Ordering Information

| PART NUMBER | PART MARKING | $\mathrm{V}_{\mathrm{CC}}$ LIMITS <br> (V) | $\mathrm{R}_{\text {TOTAL }}$ (k $\Omega$ ) | TEMP RANGE ( ${ }^{\circ} \mathrm{C}$ ) | PACKAGE |
| :---: | :---: | :---: | :---: | :---: | :---: |
| X9315WM* | AAW | $5 \pm 10 \%$ | 10 | 0 to 70 | 8 Ld MSOP |
| X9315WMZ* (Note) | DDT |  |  | 0 to 70 | 8 Ld MSOP (Pb-free) |
| X9315WMI* | AAX |  |  | -40 to 85 | 8 Ld MSOP |
| X9315WMIZ* (Note) | AKW |  |  | -40 to 85 | 8 Ld MSOP (Pb-free) |
| X9315WP | X9315WP |  |  | 0 to 70 | 8 Ld PDIP |
| X9315WPI | X9315WP I |  |  | -40 to 85 | 8 Ld PDIP |
| X9315WS* | X9315W |  |  | 0 to 70 | 8 Ld SOIC |
| X9315WSZ* (Note) | X9315W Z |  |  | 0 to 70 | 8 Ld SOIC (Pb-free) |
| X9315WSI* | X9315W I |  |  | -40 to 85 | 8 Ld SOIC |
| X9315WSIZ* (Note) | X9315W Z I |  |  | -40 to 85 | 8 Ld SOIC (Pb-free) |
| X9315UM* |  |  | 50 | 0 to 70 | 8 Ld MSOP |
| X9315UMZ* (Note) | DDS |  |  | 0 to 70 | 8 Ld MSOP (Pb-free) |
| X9315UMI* | AEB |  |  | -40 to 85 | 8 Ld MSOP |
| X9315UMIZ* (Note) | DDR |  |  | -40 to 85 | 8 Ld MSOP (Pb-free) |
| X9315UP | X9315UP |  |  | 0 to 70 | 8 Ld PDIP |
| X9315UPI | X9315UP I |  |  | -40 to 85 | 8 Ld PDIP |
| X9315US* | X9315U |  |  | 0 to 70 | 8 Ld SOIC |
| X9315USZ* (Note) | X9315U Z |  |  | 0 to 70 | 8 Ld SOIC (Pb-free) |
| X9315USI* | X9315U I |  |  | -40 to 85 | 8 Ld SOIC |
| X9315USIZ* (Note) | X9315U Z I |  |  | -40 to 85 | 8 Ld SOIC (Pb-free) |
| X9315TM* | AEJ |  | 100 | 0 to 70 | 8 Ld MSOP |
| X9315TMZ* (Note) | DDN |  |  | 0 to 70 | 8 Ld MSOP (Pb-free) |
| X9315TMI* | ADZ |  |  | -40 to 85 | 8 Ld MSOP |
| X9315TMIZ* (Note) | DDL |  |  | -40 to 85 | 8 Ld MSOP (Pb-free) |
| X9315TP | X9315TP |  |  | 0 to 70 | 8 Ld PDIP |
| X9315TPI | X9315TP I |  |  | -40 to 85 | 8 Ld PDIP |
| X9315TS* | X9315T |  |  | 0 to 70 | 8 Ld SOIC |
| X9315TSZ* (Note) | X9315T Z |  |  | 0 to 70 | 8 Ld SOIC (Pb-free) |
| X9315TSI* | X9315T I |  |  | -40 to 85 | 8 Ld SOIC |
| X9315TSIZ* (Note) | X9315T Z I |  |  | -40 to 85 | 8 Ld SOIC (Pb-free) |

## Ordering Information (Continued)

| PART NUMBER | PART MARKING | $\mathrm{V}_{\mathrm{CC}}$ LIMITS <br> (V) | $\mathrm{R}_{\text {TOTAL }}$ (k $\Omega$ ) | TEMP RANGE ( $\left.{ }^{\circ} \mathrm{C}\right)$ | PACKAGE |
| :---: | :---: | :---: | :---: | :---: | :---: |
| X9315TP-2.7 | X9315TP F | 2.7-5.5 | 10 | 0 to 70 | 8 Ld PDIP |
| X9315TPI-2.7 | X9315TP G |  |  | -40 to 85 | 8 Ld PDIP |
| X9315WM-2.7* | AAU |  |  | 0 to 70 | 8 Ld MSOP |
| X9315WMZ-2.7* (Note) | AOI |  |  | 0 to 70 | 8 Ld MSOP (Pb-free) |
| X9315WMI-2.7* | AAV |  |  | -40 to 85 | 8 Ld MSOP |
| X9315WMIZ-2.7* (Note) |  |  |  | -40 to 85 | 8 Ld MSOP (Pb-free) |
| X9315WP-2.7 | X9315WP F |  |  | 0 to 70 | 8 Ld PDIP |
| X9315WPI-2.7 | X9315WP G |  |  | -40 to 85 | 8 Ld PDIP |
| X9315WS-2.7* | X9315W F |  |  | 0 to 70 | 8 Ld SOIC |
| X9315WSZ-2.7* (Note) | X9315W Z F |  |  | 0 to 70 | 8 Ld SOIC (Pb-free) |
| X9315WSI-2.7* | X9315W G |  |  | -40 to 85 | 8 Ld SOIC |
| X9315WSIZ-2.7* (Note) | X9315W Z G |  |  | -40 to 85 | 8 Ld SOIC (Pb-free) |
| X9315UM-2.7* | AEK |  | 50 | 0 to 70 | 8 Ld MSOP |
| X9315UMZ-2.7* (Note) | AKU |  |  | 0 to 70 | 8 Ld MSOP (Pb-free) |
| X9315UMI-2.7* | AEA |  |  | -40 to 85 | 8 Ld MSOP |
| X9315UMIZ-2.7* (Note) | AJG |  |  | -40 to 85 | 8 Ld MSOP (Pb-free) |
| X9315UP-2.7 |  |  |  | 0 to 70 | 8 Ld PDIP |
| X9315UPI-2.7 |  |  |  | -40 to 85 | 8 Ld PDIP |
| X9315US-2.7* | X9315U F |  |  | 0 to 70 | 8 Ld SOIC |
| X9315USZ-2.7* (Note) | X9315U Z F |  |  | 0 to 70 | 8 Ld SOIC (Pb-free) |
| X9315USI-2.7* | X9315U G |  |  | -40 to 85 | 8 Ld SOIC |
| X9315USIZ-2.7* (Note) | X9315U Z G |  |  | -40 to 85 | 8 Ld SOIC (Pb-free) |
| X9315TM-2.7* | AEI |  | 100 | 0 to 70 | 8 Ld MSOP |
| X9315TMZ-2.7* (Note) | DDP |  |  | 0 to 70 | 8 Ld MSOP (Pb-free) |
| X9315TMI-2.7* | ADY |  |  | -40 to 85 | 8 Ld MSOP |
| X9315TMIZ-2.7* (Note) | DDM |  |  | -40 to 85 | 8 Ld MSOP (Pb-free) |
| X9315TS-2.7* | X9315T F |  |  | 0 to 70 | 8 Ld SOIC |
| X9315TSZ-2.7* (Note) | X9315T Z F |  |  | 0 to 70 | 8 Ld SOIC (Pb-free) |
| X9315TSI-2.7* | X9315T G |  |  | -40 to 85 | 8 Ld SOIC |
| X9315TSIZ-2.7* (Note) | X9315T Z G |  |  | -40 to 85 | 8 Ld SOIC (Pb-free) |

NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and $100 \%$ matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb -free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
*Add "T1" suffix for tape and reel.

## Pin Descriptions

## $R_{H} / V_{H}$ and $R_{L} / V_{L}$

The high $\left(R_{H} / V_{H}\right)$ and low $\left(R_{L} / V_{L}\right)$ terminals of the X9315 are equivalent to the fixed terminals of a mechanical potentiometer. The minimum voltage is $V_{S S}$ and the maximum is $V_{C C}$. The terminology of $R_{L} / V_{L}$ and $R_{H} / V_{H}$ references the relative position of the terminal in relation to wiper movement direction selected by the U/D input, and not the voltage potential on the terminal.
$R_{W} / V_{w}$
$\mathrm{R}_{\mathrm{W}} / \mathrm{V}_{\mathrm{w}}$ is the wiper terminal and is equivalent to the movable terminal of a mechanical potentiometer. The position of the wiper within the array is determined by the control inputs. The wiper terminal series resistance is typically $200 \Omega$ at $V_{C C}$ $=5 \mathrm{~V}$.

## Up/Down (U/D)

The U/D input controls the direction of the wiper movement and whether the counter is incremented or decremented.

## Increment (INC)

The $\overline{\mathrm{INC}}$ input is negative-edge triggered. Toggling $\overline{\mathrm{NC}}$ will move the wiper and either increment or decrement the counter in the direction indicated by the logic level on the U/D input.

## Chip Select ( $\overline{C S}$ )

The device is selected when the $\overline{\mathrm{CS}}$ input is LOW. The current counter value is stored in nonvolatile memory when $\overline{\mathrm{CS}}$ is returned HIGH while the $\overline{\mathrm{INC}}$ input is also HIGH. After the store operation is complete the X9315 will be placed in the low power standby mode until the device is selected once again.

## Pin Configuration



## Pin Names

| SYMBOL | DESCRIPTION |
| :---: | :---: |
| $R_{H} / V_{H}$ | High terminal |
| $R_{W} / V_{W}$ | Wiper terminal |
| $R_{\mathrm{L}} / V_{\mathrm{L}}$ | Low terminal |
| $\mathrm{V}_{\mathrm{SS}}$ | Ground |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage |
| $\mathrm{U} / \overline{\mathrm{D}}$ | Up/Down control input |

## Pin Names

| SYMBOL | DESCRIPTION |
| :---: | :---: |
| INC | Increment control input |
| CS | Chip Select control input |

## Principles of Operation

There are three sections of the X9315: the input control, counter and decode section; the nonvolatile memory; and the resistor array. The input control section operates just like an up/down counter. The output of this counter is decoded to turn on a single electronic switch connecting a point on the resistor array to the wiper output. Under the proper conditions the contents of the counter can be stored in nonvolatile memory and retained for future use. The resistor array is comprised of 31 individual resistors connected in series. At either end of the array and between each resistor is an electronic switch that transfers the connection at that point to the wiper.

The wiper, when at either fixed terminal, acts like its mechanical equivalent and does not move beyond the last position. That is, the counter does not wrap around when clocked to either extreme.

The electronic switches on the device operate in a "make before break" mode when the wiper changes tap positions. If the wiper is moved several positions, multiple taps are connected to the wiper for $\mathrm{t}_{\mathrm{IW}}$ (INC to $\mathrm{V}_{\mathrm{W}}$ change). The $\mathrm{R}_{\text {TOTAL }}$ value for the device can temporarily be reduced by a significant amount if the wiper is moved several positions.

When the device is powered-down, the last wiper position stored will be maintained in the nonvolatile memory. When power is restored, the contents of the memory are recalled and the wiper is set to the value last stored.

## Instructions and Programming

The $\overline{\mathrm{INC}}, \mathrm{U} / \overline{\mathrm{D}}$ and $\overline{\mathrm{CS}}$ inputs control the movement of the wiper along the resistor array. With $\overline{\mathrm{CS}}$ set LOW the device is selected and enabled to respond to the U/D and $\overline{\mathrm{INC}}$ inputs. HIGH to LOW transitions on $\overline{\mathrm{INC}}$ will increment or decrement (depending on the state of the U/D input) a five bit counter. The output of this counter is decoded to select one of thirty two wiper positions along the resistive array.

The value of the counter is stored in nonvolatile memory whenever $\overline{\mathrm{CS}}$ transitions HIGH while the $\overline{\mathrm{INC}}$ input is also HIGH.

The system may select the X9315, move the wiper and deselect the device without having to store the latest wiper position in nonvolatile memory. After the wiper movement is performed as described above and once the new position is reached, the system must keep $\overline{\mathrm{INC}}$ LOW while taking $\overline{\mathrm{CS}}$ HIGH. The new wiper position will be maintained until
changed by the system or until a power-up/down cycle recalled the previously stored data.

This procedure allows the system to always power-up to a preset value stored in nonvolatile memory; then during system operation minor adjustments could be made. The adjustments might be based on user preference, system parameter changes due to temperature drift, etc...
The state of U/D may be changed while $\overline{\mathrm{CS}}$ remains LOW. This allows the host system to enable the device and then move the wiper up and down until the proper trim is attained.

## Mode Selection

| CS | INC | U/D | MODE |
| :---: | :---: | :---: | :--- |
| L | - | H | Wiper Up |
| L | - | L | Wiper Down |
| $\boldsymbol{S}$ | H | X | Store Wiper Position |
| H | X | X | Standby Current |
| - | L | X | No Store, Return to Standby |

## Symbol Table

| WAVEFORM | INPUTS | OUTPUTS |
| :---: | :---: | :---: |
|  | Must be steady | Will be steady |
|  | May change from Low to High | Will change from Low to High |
| $\pi \sqrt{V}$ | May change from High to Low | Will change from High to Low |
|  | Don't Care: Changes Allowed | Changing: <br> State Not <br> Known |
|  | N/A | Center Line is High Impedance |


| Absolute Maximum Ratings |  |
| :---: | :---: |
| Temperature under bias | . $65^{\circ} \mathrm{C}$ to $+135^{\circ} \mathrm{C}$ |
| Storage temperature | - $65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Voltage on $\overline{\mathrm{CS}}, \mathrm{INC}, \mathrm{U} / \overline{\mathrm{D}}, \mathrm{V}_{\mathrm{H}}, \mathrm{V}_{\mathrm{L}}$ and $\mathrm{V}_{\mathrm{CC}}$ with respect to $\mathrm{V}_{\mathrm{SS}}$ | $-1 \mathrm{~V} \text { to }+7 \mathrm{~V}$ |
| $\Delta \mathrm{V}=\left\|\mathrm{V}_{\mathrm{H}}-\mathrm{V}_{\mathrm{L}}\right\|$ | . 5 V |
| Lead temperature (soldering 10 seconds) | $300^{\circ} \mathrm{C}$ |
| IW (10 seconds). | $\pm 7.5 \mathrm{~mA}$ |

## Recommended Operating Conditions

Temperature (Commercial) . . . . . . . . . . . . . . . . . . . . $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ Temperature (Industrial). . . . . . . . . . . . . . . . . . . . . . . $40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) (Note 4) Limits

X9315. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5V $\pm$ 10\%
X9315-2.7. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2.7V to 5.5V

CAUTION: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only; the functional operation of the device (at these or any other conditions above those listed in the operational sections of this specification) is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Potentiometer Characteristics (Over recommended operating conditions unless otherwise stated.)

| SYMBOL | PARAMETER | TEST CONDITIONS/NOTES | LIMITS |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX. | UNIT |
|  | End to end resistance tolerance |  |  |  | $\pm 20$ | \% |
| $\mathrm{V}_{\mathrm{VH}}$ | $\mathrm{V}_{\mathrm{H}}$ terminal voltage |  | 0 |  | $\mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\mathrm{VL}}$ | $\mathrm{V}_{\mathrm{L}}$ terminal voltage |  | 0 |  | $\mathrm{V}_{\mathrm{CC}}$ | V |
|  | Power rating | $\mathrm{R}_{\text {TOTAL }} \geq 10 \mathrm{k} \Omega$ |  |  | 10 | mW |
| $\mathrm{R}_{\mathrm{W}}$ | Wiper resistance | $\mathrm{I}_{\mathrm{W}}=1 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V}$ |  | 200 | 400 | $\Omega$ |
| $\mathrm{R}_{\mathrm{W}}$ | Wiper resistance | $\mathrm{I}_{\mathrm{W}}=1 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ |  | 400 | 1000 | $\Omega$ |
| $\mathrm{I}_{\mathrm{W}}$ | Wiper current |  |  |  | $\pm 3.75$ | mA |
|  | Noise | Ref: 1kHz |  | -120 |  | dBV |
|  | Resolution |  |  | 3 |  | \% |
|  | Absolute linearity ${ }^{(1)}$ | $\mathrm{V}_{\mathrm{w}(\mathrm{n})(\text { actual }}-\mathrm{V}_{\mathrm{w}(\mathrm{n})(\text { expected) }}$ |  |  | $\pm 1$ | $\mathrm{MI}^{(3)}$ |
|  | Relative linearity ${ }^{(2)}$ | $\mathrm{V}_{\mathrm{w}(\mathrm{n}+1)}-\left[\mathrm{V}_{\mathrm{w}(\mathrm{n})+\mathrm{Ml}}\right]$ |  |  | $\pm 0.2$ | $\mathrm{MI}^{(3)}$ |
|  | RTOTAL temperature coefficient |  |  | $\pm 300$ |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
|  | Ratiometric temperature coefficient |  |  |  | $\pm 20$ | ppm/ ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{C}_{\mathrm{H}} / \mathrm{C}_{\mathrm{L}} / \mathrm{C}_{\mathrm{W}}$ | Potentiometer capacitances | See circuit \#3 |  | 10/10/25 |  | pF |

Notes: (1) Absolute linearity is utilized to determine actual wiper voltage versus expected voltage $=\left(\mathrm{V}_{\mathrm{w}(\mathrm{n})}(\right.$ actual $\left.)-\mathrm{V}_{\mathrm{w}(\mathrm{n})}(\mathrm{expected})\right)= \pm 1 \mathrm{Ml}$ Maximum.
(2) Relative linearity is a measure of the error in step size between taps $=R_{W(n+1)}-\left[R_{w(n)}+M I\right]= \pm 0.2 \mathrm{MI}$.
(3) $1 \mathrm{MI}=$ Minimum Increment $=\mathrm{R}_{\mathrm{TOT}} / 31$.
(4) Typical values are for $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and nominal supply voltage.
(5) This parameter is periodically sampled and not $100 \%$ tested

DC Electrical Specifications (Over recommended operating conditions unless otherwise specified.

| SYMBOL | PARAMETER | TEST CONDITIONS | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP(4) | MAX |  |
| ICC1 | $\mathrm{V}_{\text {CC }}$ active current (Increment) | $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{IL}}, \mathrm{U} / \overline{\mathrm{D}}=\mathrm{V}_{\mathrm{IL}}$ or $\mathrm{V}_{\mathrm{IH}}$ and $\overline{\mathrm{NC}}=0.4 \mathrm{~V}$ @ max. $\mathrm{t}_{\mathrm{CYC}}$ |  |  | 50 | $\mu \mathrm{A}$ |
| ${ }^{\text {ICC2 }}$ | $\mathrm{V}_{\mathrm{CC}}$ active current (Store) (EEPROM Store) | $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{IH}}, \mathrm{U} / \overline{\mathrm{D}}=\mathrm{V}_{\mathrm{IL}}$ or $\mathrm{V}_{\mathrm{IH}}$ and $\overline{\mathrm{INC}}=\mathrm{V}_{\mathrm{IH}}$ @ max. twR |  |  | 400 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {SB }}$ | Standby supply current | $\begin{aligned} & \overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{CC}}-0.3 \mathrm{~V}, \mathrm{U} / \overline{\mathrm{D}} \text { and } \overline{\mathrm{INC}}=\mathrm{V}_{\mathrm{SS}} \text { or } \\ & \mathrm{V}_{\mathrm{CC}}-0.3 \mathrm{~V} \end{aligned}$ |  |  | 1 | $\mu \mathrm{A}$ |
| ${ }_{\text {LII }}$ | $\overline{\mathrm{CS}}, \overline{\mathrm{INC}}, \mathrm{U} / \overline{\mathrm{D}}$ input leakage current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {SS }}$ to $\mathrm{V}_{\text {CC }}$ |  |  | $\pm 10$ | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{IH}}$ | $\overline{\mathrm{CS}}, \overline{\mathrm{INC}}, \mathrm{U} / \overline{\mathrm{D}}$ input HIGH voltage |  | $\mathrm{V}_{C C} \times 0.7$ |  | $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{V}_{\mathrm{IL}}$ | $\overline{\mathrm{CS}}, \overline{\mathrm{INC}}, \mathrm{U} / \overline{\mathrm{D}}$ input LOW voltage |  | -0.5 |  | $\mathrm{V}_{C C} \times 0.1$ | V |
| $\mathrm{C}_{\text {IN }}(5)$ | $\overline{\mathrm{CS}}, \overline{\mathrm{INC}}, \mathrm{U} / \overline{\mathrm{D}}$ input capacitance | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\text {SS }}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$ |  |  | 10 | pF |

## Endurance and Data Retention

| PARAMETER | MIN | UNIT |
| :---: | :---: | :---: |
| Minimum endurance | 100,000 | Data changes per bit |
| Data retention | 100 | Years |

## Test Circuit \#1



Test Circuit \#2


Circuit \#3 SPICE Macro Model


AC Conditions of Test

| Input pulse levels | OV to 3V |
| :--- | :---: |
| Input rise and fall times | 10 ns |
| Input reference levels | 1.5 V |

AC Electrical Specifications (Over recommended operating conditions unless otherwise specified)

| SYMBOL | PARAMETER | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP(6) | MAX |  |
| $\mathrm{t}_{\mathrm{Cl}}$ | $\overline{\mathrm{CS}}$ to $\overline{\mathrm{INC}}$ setup | 100 |  |  | ns |
| $t_{\text {ID }}$ | $\overline{\mathrm{INC}} \mathrm{HIGH}$ to U/D change | 100 |  |  | ns |
| $t_{\text {DI }}$ | U/D to $\overline{\mathrm{INC}}$ setup | 2.9 |  |  | $\mu \mathrm{s}$ |
| $t_{\text {IL }}$ | $\overline{\text { INC LOW period }}$ | 1 |  |  | $\mu \mathrm{s}$ |
| $t_{\text {IH }}$ | $\overline{\mathrm{INC}} \mathrm{HIGH}$ period | 1 |  |  | $\mu \mathrm{s}$ |
| $t_{1 C}$ | $\overline{\mathrm{INC}}$ Inactive to $\overline{\mathrm{CS}}$ inactive | 1 |  |  | $\mu \mathrm{s}$ |
| ${ }^{\text {t }}$ CPH | $\overline{\mathrm{CS}}$ Deselect time (NO STORE) | 100 |  |  | ns |
| ${ }^{\text {t }}$ CPH | $\overline{\mathrm{CS}}$ Deselect time (STORE) | 10 |  |  | ms |
| tIW | $\overline{\mathrm{INC}}$ to Vw change |  | 1 | 5 | $\mu \mathrm{s}$ |
| ${ }^{\text {t CYC }}$ | $\overline{\mathrm{INC}}$ cycle time | 4 |  |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{R},} \mathrm{t}_{\mathrm{F}}(7)$ | $\overline{\mathrm{INC}}$ input rise and fall time |  |  | 500 | $\mu \mathrm{s}$ |
| $t_{P U}{ }^{(7)}$ | Power-up to wiper stable |  |  | 5 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{R}} \mathrm{V}_{\mathrm{CC}}{ }^{(7)}$ | $V_{\text {CC }}$ power-up rate | 0.2 |  | 50 | V/ms |
| $t_{W R}$ | Store cycle |  | 5 | 10 | ms |

## Power-up and Down Requirements

There are no restrictions on the power-up or power-down conditions of $\mathrm{V}_{\mathrm{CC}}$ and the voltages applied to the potentiometer pins provided that $\mathrm{V}_{\mathrm{CC}}$ is always more positive than or equal to $\mathrm{V}_{\mathrm{H}}, \mathrm{V}_{\mathrm{L}}$, and $\mathrm{V}_{\mathrm{W}}$, i.e., $\mathrm{V}_{\mathrm{CC}} \geq \mathrm{V}_{\mathrm{H}}, \mathrm{V}_{\mathrm{L}}$, $V_{W}$. The $V_{C C}$ ramp rate spec is always in effect.

## AC Timing



Notes: (6) Typical values are for $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and nominal supply voltage.
(7) This parameter is not $100 \%$ tested.
(8) MI in the $\mathrm{A} . C$. timing diagram refers to the minimum incremental change in the $\mathrm{V}_{\mathrm{W}}$ output due to a change in the wiper position.

## Performance Characteristics (Typical)

## Typical Noise



Typical Rtotal vs. Temperature


Typical Total Resistance Temperature Coefficient


## Typical Wiper Resistance



Typical Absolute\% Error per Tap Position


Typical Relative\% Error per Tap Position


## Applications Information

Electronic digitally controlled (XDCP) potentiometers provide three powerful application advantages; (1) the variability and reliability of a solid-state potentiometer, (2) the flexibility of computer-based digital controls, and (3) the retentivity of nonvolatile memory used for the storage of multiple potentiometer settings or data.

## Basic Configurations of Electronic Potentiometers



Three terminal potentiometer; variable voltage divider


Two terminal variable resistor; variable current

## Basic Circuits


$\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\mathrm{W}} / \mathrm{R}_{\mathrm{W}}$

Cascading Techniques


Noninverting Amplifier


Voltage Regulator


$$
\mathrm{V}_{\mathrm{O}}(\mathrm{REG})=1.25 \mathrm{~V}\left(1+\mathrm{R}_{2} / \mathrm{R}_{1}\right)+\mathrm{I}_{\mathrm{adj}} \mathrm{R}_{2}
$$

Comparator with Hysteresis

(for additional circuits see AN115)

## Packaging Information

## 8-Lead Miniature Small Outline Gull Wing Package Type M



NOTE:

1. ALL DIMENSIONS IN INCHES AND (MILLIMETERS)

## 8-Lead Plastic Dual In-Line Package Type $\mathbf{P}$



NOTE:

1. ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS)
2. PACKAGE DIMENSIONS EXCLUDE MOLDING FLASH

## Packaging Information

## 8-Lead Plastic Small Outline Gull Wing Package Type S



NOTE: ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS)

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

[^0]For information regarding Intersil Corporation and its products, see www.intersil.com


[^0]:    Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

